Partial Reconfiguration Using FPGA ? A Review
Journal: GRD Journal for Engineering (Vol.002, No. 1)Publication Date: 2016-12-18
Authors : M. Jothi; N. B. Balamurugan; R. Harikumar;
Page : 139-144
Keywords : Partial reconfiguration; FPGA; Static Reconfiguration; Dynamic Reconfiguration; Partial Dynamic Reconfiguration;
Abstract
This paper proposes a review on Partial reconfiguration using Field Programmable Gate Array (FPGA). By downloading configuration bit files Partial Dynamic Reconfiguration (PDR) dynamically modifies the hardware portion of the device. Both FPGA and reconfigurable are used to speed up the performance of various applications. This makes the FPGA to be used in new dimension with an advantage of more flexibility. Literature surveys on various reconfigurable computing techniques were performed with the results and discussions. A more suitable method can be selected based on the applications. A main contribution of this review paper is that it summarizes the current research, key enabling techniques, applications, Research issues and challenges in Partial reconfiguration. All these application are described with its basic block and its implementation.
Citation: M. Jothi, K.L.N. College of Engineering; Dr. N. B. Balamurugan ,; Dr. R. Harikumar ,. "Partial Reconfiguration Using FPGA ? A Review." Global Research and Development Journal For Engineering : 139 - 144.
Other Latest Articles
- Ranking of Document Recommendations from Conversations using Probabilistic Latent Semantic Analysis
- Detection of Global Salient Region via High Dimensional Color Transform and Local Spatial Support
- TRAFFIC SYMBOL IDENTIFICATION AS TRAIN INTELLIGENCE
- SURVEY ON TRACKING OF DEMENTIA PATIENTS BASED ON DIVERSE METHODS
- A BPR based Routing in Presence of Selfish Nodes for MANET
Last modified: 2016-12-18 16:47:16