High Performance Sense Amplifier based Flip Flop Design using GDI Technique.pdf
Journal: International Journal of Advanced engineering, Management and Science (Vol.3, No. 4)Publication Date: 2017-04-22
Authors : Priyanka Sharma;
Page : 350-354
Keywords : CMOS digital integrated circuits; flip-flops; GDI Technique; latch topology; low power; Power-Delay product; memory elements; Dual edge triggered flip flops; sense-amplifier; Tanner EDA.;
Abstract
In this paper, a new approach is taken to design sense amplifier based flip-flop (SAFF) to improve performance of this device which is most frequency used in memory devices. With this, problem of cross coupled SR latch in existing SAFF (NAND latch) is removed. The new flip-flop uses a new output stage latch topology using GDI technique that significantly reduces power consumption and has improved power-delay product (PDP). Various topologies along with their layout simulations have been compared with respect to the number of devices, power consumption, power-delay product, temperature sustainability in order to prove the superiority of proposed design over existing conventional CMOS-NAND design. The simulation has been carried out on Tanner EDA tool on BSIM3v3 45nm technology.
Other Latest Articles
- The MIR Flickr Retrieval Evaluation Proposal Based on User Tags and Textual Passwords.pdf
- A Novel Approach for Data Uploading.pdf
- Why PPP Modeled Infrastructure Projects.pdf
- Removal of Basic Dyes from Aqueous Solution by Adsorption Using Rice Husk Ash-A Fixed Bed Column Study
- Lithological Discrimination of Anorthosite using ASTER data in Oddanchatram Area, Dindigul district, Tamil Nadu, India
Last modified: 2017-04-27 02:59:48