ResearchBib Share Your Research, Maximize Your Social Impacts
Sign for Notice Everyday Sign up >> Login

LEAKAGE POWER REDUCTION IN DEEP SUB MICRON SRAM DESIGN - A REVIEW

Journal: International Journal of Electronics and Communication Engineering and Technology (IJECET) (Vol.8, No. 2)

Publication Date:

Authors : ; ; ;

Page : 91-102

Keywords : CMOS; SRAM; SNM; DRV;

Source : Downloadexternal Find it from : Google Scholarexternal

Abstract

Present day electronic industry faces the major problem of standby leakage current, as the processor speed increases, there is requirement of high speed cache memory. SRAM being mainly used for cache memory design, several low power techniques are being used for SRAM cell design. Full CMOS 6T SRAM cell is the most preferred choice for digital circuits. This paper reviews various leakage power techniques used in 6T SRAM cell and their comparative study.

Last modified: 2017-08-07 17:09:14