LEAKAGE POWER REDUCTION IN DEEP SUB MICRON SRAM DESIGN - A REVIEW
Journal: International Journal of Electronics and Communication Engineering and Technology (IJECET) (Vol.8, No. 2)Publication Date: 2017-03-07
Authors : Tripti Tripathi; D.S. Chauhan; S. K. Singh;
Page : 91-102
Keywords : CMOS; SRAM; SNM; DRV;
Abstract
Present day electronic industry faces the major problem of standby leakage current, as the processor speed increases, there is requirement of high speed cache memory. SRAM being mainly used for cache memory design, several low power techniques are being used for SRAM cell design. Full CMOS 6T SRAM cell is the most preferred choice for digital circuits. This paper reviews various leakage power techniques used in 6T SRAM cell and their comparative study.
Other Latest Articles
- A NOVEL APPROACH OBJECT RECOGNITION USING EFFICIENT SUPPORT VECTOR MACHINE CLASSIFIER
- OUTSOURCING FAILURES IN SME’S: CASE STUDY APPROACH
- COMPARATIVE ANALYSIS OF LEADING PORTS OF LATVIA: COMPETITIVENESS OF LIEPAJA PORT
- EFFECT OF POLITICAL CHANGE TO THE CHANGE OF CORPORATE VALUES
- THE EFFECT OF HARD AND SOFT FACTORS ON THE SUCCESS OF A COMPANY
Last modified: 2017-08-07 17:09:14