PERFORMANCE ANALYSIS OF DIFFERENT N-BIT ADDERS USING REVERSIBLE LOGIC ON FPGA BOARD USING CHIPSCOPE
Journal: International Journal of Engineering Sciences & Research Technology (IJESRT) (Vol.6, No. 8)Publication Date: 2017-08-30
Authors : Nikhita Matti; Rohini Hongal; R B Shettar;
Page : 295-306
Keywords : Reversible logic; quantum cost; ancilla; garbage; ripple carry; carry look ahead; carry select; carry save; carry skip adder.;
Abstract
In current scenario, high-performance chips releasing large amounts of heat impose practical limitation. Reversible circuits that conserve information, by uncomputing bits instead of throwing them away. Reversible logic design attracting more interest due to its low power consumption. The paper gives brief idea to build variety of n-bit adders like Ripple carry adder, Carry look ahead adder, Carry save adder, Carry skip adder and Carry select adder circuits using the basic reversible gate like Peres gate, TSG, MTS, Taffoli, HNG etc. The designed adders are verified using chipscope on FPGA platform and compared w.r.t quantum cost, ancilla input, number of gates used and garbage outputs. Among these ripple carry adder and carry look ahead adder are efficient interms of garbage output and number of gates used. These adders can be used to build more complex circuits like ALU design.
Other Latest Articles
- CHARACTERIZATION OF ARCHITECTURAL ELEMENTS IN EL TAJIN ARCHITECTURAL AREA
- APPLICATION OF BLDC MOTOR IN E-BIKE
- TO PERFORM THE 16 ORDER SUB-BAND ADAPTIVE NOISE CANCELLATION USING LMS & RLS
- TRACE ANALYSIS OF COPPER BY MICROEXTRACTION COUPLED WITH UVVIS SPECTROPHOTOMETRY IN NATURAL WATERS
- CAPITAL ASSET PRICING MODEL TESTING IN WEST AFRICA ECONOMIC AND MONETARY UNION STOCK MARKET: THE CASE OF IVORIAN LISTED FIRMS
Last modified: 2017-08-19 19:33:52