Error Detection and Correction by using Different Set Codes for Memory Applications
Journal: International Journal of Scientific Engineering and Technology (IJSET) (Vol.3, No. 3)Publication Date: 2014-03-01
Authors : Kanagapriya .V Kavitha .S KarthiKeyan .S Sanjay .K;
Page : 276-279
Keywords : low density parity check; different set codes; error correction codes; Majority Logic Decoding;
Abstract
Error correction codes are commonly used to protect memories from soft errors, which change the logical value of memory cells without damaging the circuit. As technology scales, memory devices become larger and more powerful error correction codes are needed. Majority logic decoding is efficient technique due to their capability to correct multi number of errors, less time and area consumption. The proposed error-detection and correction is achieved by using 2D parity check, checksum, CRC methods with majority logic decoding. This proposed method is more efficient than the existing method as it reduces the memory access time when there is no error in the data read. This proposed technique is implemented by using Xilinx design suite 12.1
Other Latest Articles
- Comparative Study of Ambient Air Quality around Chandrapur
- Characterrization Al-4.5%Cu Alloy and Study of Wear Resistance
- AN EFFICIENT METHOD TO AVOID FALSE VOTING USING SMS VOTING APPROACH?
- A Wavelet Transform Based Secure Data Transfer Using Blowfish Algorithm?
- Controlling Electrical Devices with the Help of Messenger
Last modified: 2014-03-04 16:33:51