New Approach to Reduce Energy Consumption in Six Transistors SRAM
Journal: International Journal of Scientific Engineering and Technology (IJSET) (Vol.3, No. 4)Publication Date: 2014-04-01
Authors : Bilal Ahmed Ansari Alok Kumar;
Page : 408-410
Keywords : SRAM; power dissipation; stability; low power.;
Abstract
Abstract? This paper presents the technique used to reduce the power dissipation in 6T SRAM. Normally there is a power loss in charging and discharging the bit line during reading and writing. This power loss is drastically reduced with the use of additional adiabatic circuit. Simulation of the circuit is done using HSPICE in 65nm technology. This circuit also preserve power during writing phase also.
Other Latest Articles
- Iris Recognition based on Local sharp Variation Points
- Hydraulic Energy Dissipators ? A Review
- Cloud Computing security challenges and their compromised attributes
- Acceleration of Stochastic Algorithm on FPGA System
- Reduced Image Noise on Shape Recognition Using Singular Value Decomposition for Pick and Place Robotic Systems
Last modified: 2014-04-04 22:13:57