Implementation of Multimode Interleaver Address Generator for Wireless Application.
Journal: International Journal of Engineering Sciences & Research Technology (IJESRT) (Vol.3, No. 4)Publication Date: 2014-04-30
Authors : T.Shanthi;
Page : 7045-7050
Keywords : OFDM; FEC; FPGA; WLAN; WiMAX; VHDL..;
Abstract
In this brief the Low-complexity and novel technique is developed to implement efficiently the address generation circuitry of the interleaver used in the WiMAX and WLAN transreceiver. Wireless communication is one of the most vibrant research areas in the communication field. WLAN and WiMAX are emerging standards for wireless broadband communication system. The OFDM multiplexing technique used in above standards for reducing the inter symbol interference over wireless channel. The various modulation schemes such as Binary phase shift keying (BPSK), quadrature phase shift keying (QPSK), 16-quadrature amplitude modulation (QAM) and 64-QAM can be used to generate the address in interleaver structure. The channel interleaver employed in the communication system for minimizing the effect of burst error and improving the performance of FEC codes in wireless channel. The complex mathematical formulas can be replaced with optimized hardware structures. The modified structure to be used for both applications. Due to this compact structure the circuit complexity and area can be reduced. The structure can be implemented in FPGA using VHDL coding.
Other Latest Articles
- Clock Power Reduction Using Merged Flip Flops Technique.
- Clock Power Reduction Using Merged Flip Flops Technique.
- Fuzzy PID Controllers Using Matlab GUI Based for Real Time DC Motor Speed Control .
- A Comparison of Outlier Detection Algorithm for Wireless Sensor Network.
- Improving Throughput and Reducing Power Consumption of Nodes Using RAN.
Last modified: 2014-05-13 19:30:23