DESIGN HIGH SPEED COMPLEX VEDIC MULTIPLIER USING BRENT KUNG ADDER TECHNIQUE
Journal: International Journal of Engineering Sciences & Research Technology (IJESRT) (Vol.8, No. 1)Publication Date: 2019-01-30
Authors : Suman Pandey Manish Gupta Anshuj Jain;
Page : 228-236
Keywords : Vedic Multiplier; Complex Multiplier; Hybrid BK Adder; Xilinx Software.;
Abstract
The main objective of this research paper is to design architecture for complex Vedic multiplier by rectifying the problems in the existing method and to improve the speed by using the Brent Kung adder with the help of hybrid square technique. The Vedic multiplier algorithm is normally used for higher bit length applications and ordinary multiplier is good for lower order bits. These two methods are combined to produce the high speed multiplier for higher bit length applications. The problem of existing architecture is reduced by removing bits from the remainders. The proposed algorithm is implementation Xilinx software with Vertex-7 device family
Other Latest Articles
- DISTRIBUTED SOFTWARE DEVELOPMENT ENVIRON AND THE UTILIZATION OF AGILE METHODOLOGY
- ANTICIPATING TOURIST DEMAND USING BIG DATA
- ECONOMIC ANALYSIS OF MONETIZATION OF NATURAL (FLARE) GAS USING MODULAR GAS TECHNOLOGY (MGT) SYSTEM AS STRATEGY FOR MANAGING GAS FLARING IN NIGERIA
- INFLUENCE OF RESIDUAL DEFORMATION ON THE STRENGTH OF THE HULL STRUCTURE OF THE TANKER AFTER CONVERSION
- ADAPTIVE INCREMENTAL HIGH-DEGREE CUBATURE KALMAN FILTER UNDER POOR OBSERVATION CONDITION
Last modified: 2019-01-28 22:14:48