A New Fault Injection Approach to Study the Impact of Bitflips in the Configuration of SRAM-Based FPGAs
Journal: The International Arab Journal of Information Technology (Vol.8, No. 2)Publication Date: 2011-04-01
Authors : Haissam Ziade Rafic Ayoubi Raoul Velazco Tarek Idriss;
Page : 155-162
Keywords : FPGA; Fault injection techniques; SEU; and fault tolerance;
Abstract
A new method for injecting faults in the configuration bits of SRAM-based FPGAs is proposed. The main advantages over previous methods are its ability to simultaneously inject several faults or bit-flips in the FPGA by “pipelining” the fault injection process. The design to be tested is divided into modules. The first step in the fault injection technique would be inserting one fault in each of the modules and observing the potential misbehavior of these modules. In the second step the effects on the whole system of the misbehavior of the module are independently evaluated. Using this technique makes possible to inject several faults when reconfiguring the FPGA with the faulty bitstream, while other techniques were able to insert only one fault on each reconfiguration. Thus the speed in which faults are injected is significantly increased and the time needed to conduct the experiment is shortened. A simulation is described to validate the new fault injection process
Other Latest Articles
- Cloud Data Center Design using Delay Tolerant Based Priority Queuing Model
- New Class-based Dynamic Scheduling Strategy for Self-Management of Packets at the Internet Routers
- Offline Isolated Arabic Handwriting Character Recognition System Based on SVM
- Multi-Level Improvement for a Transcription Generated by Automatic Speech Recognition System for Arabic
- Improving Classification Performance Using Genetic Programming to Evolve String Kernels
Last modified: 2019-04-28 21:08:47