Design of Low Power FFT Processor for OFDM Wireless Communication Systems
Journal: International Journal of Scientific Engineering and Technology (IJSET) (Vol.2, No. 4)Publication Date: 2013-04-01
Authors : S.Nirmal kumar B.K.Santhosh;
Page : 268-271
Keywords : FFT; PE; Twiddle Factor; OFDM; Modified Booth Multiplier; SDF; Radix-2&4.;
Abstract
The demand for high-speed mobile wireless communications is rapidly growing. OFDM technology promises to be a key technique for achieving the high data capacity and spectral efficiency requirements for wireless communication systems of the near future. Fast Fourier transform (FFT) processing is one of the key procedures in popular orthogonal frequency division multiplexing (OFDM) communication systems. Structured pipeline architectures, low power consumption, high speed and reduced chip area are the main concerns in this VLSI implementation. In this paper, the efficient implementation of FFT processor for OFDM applications is presented. This processor can be used in various OFDM-based communication systems, such as Worldwide Interoperability for Microwave access (Wi-Max), digital audio broadcasting (DAB), digital video broadcastingterrestrial (DVB-T). The three processing elements (PE’s), delay-line (DL) buffers are used for computing FFT. Thus we consume low power, low hardware cost high efficiency and reduced chip size.
Other Latest Articles
- Optimization of Turning Process Parameters Using Multivariate Statistical Method-PCA Coupled with Taguchi Method
- Piezoelectric Crystals : Future Source of Electricity
- Classification of EEG Signals under Different Mental Tasks Using Wavelet Transform and Neural Network with One Step Secant Algorithm
- Software Package for Aerosol Size Distribution
- Effect Of Addition Of LiBr Salt In Iso-Propanol - Water Binary Azeotropic Mixture
Last modified: 2013-04-03 18:14:31