Motion Estimation and Video Compression of Low Power H.264
Journal: International Journal of Engineering Sciences & Research Technology (IJESRT) (Vol.3, No. 2)Publication Date: 2014-02-28
Authors : Kamatam Sateesh;
Page : 634-637
Keywords : Motion estimation; video coding; VLSI architecture.;
Abstract
This paper presents a method to reduce the computation and memory access for variable block size motion technology sectors. The increasing demands of multimedia services on the cellular networks have accelerated this trend. This paper presents a low power SIMD architecture that has been tailored for efficient implementation of H.264 encoder/decoder kernel algorithms. However, pixel truncation fails to give satisfactory results for smaller block partitions. In this paper, we analyze the effect of truncating pixels for smaller block partitions and propose a method to improve the frame prediction. Our method is able to reduce the total computation and memory access compared to conventional full-search method without significantly degrading picture quality. With unique data arrangement, the proposed architectures are able to save up to 63% energy compared to the conventional full-search architecture. This makes such architectures attractive for H.264 application in future mobile devices.
Other Latest Articles
- A STUDY ON EFFECT OF ECO FRIENDLY FINISHON MECHANICAL AND COMFORT PROPERTY OF SILK FABRIC
- EVALUATION OF THE IMPLEMENTATION OF NIGERIA CERTIFICATE IN EDUCATION SOCIAL STUDIES PROGRAMME IN FEDERAL COLLEGES OF EDUCATION IN NORTH-WESTERN POLITICAL ZONE OF NIGERIA
- AN ASSESSMENT ON STATUS OF EMPLOYMENT DURING PRE AND POST REFORMS ERA IN INDIA
- KNOWLEDGE AND USE OF EMERGENCY CONTRACEPTIVES AMONG OUT-OF-SCHOOL FEMALE YOUTHS IN IDO LOCAL GOVERNMENT AREA, OYO STATE, NIGERIA
- A STUDY OF COGNITIVE EXECUTIVE FUNCTIONING IN ADOLESCENTS WITH MENTAL RETARDATION
Last modified: 2014-08-14 22:12:44