Comparative Analysis of Efficient Designs of D Latch using 32nm CMOS Technology
Journal: International Journal of Trend in Scientific Research and Development (Vol.3, No. 5)Publication Date: 2019-15-8
Authors : Tanusha Beni Vyas Shubhash Chandra;
Page : 1785-1788
Keywords : Computer Engineering; Latch; CMOS; Clock; Power Delay Product; MOSFET;
Abstract
In this paper we have proposed various efficient designs of low power D latch using 32nm CMOS technology. We have designed and simulated these circuits in HSpice simulation tool. In this simulation we have modified W L ratio of each transistor in each circuit. We have taken power supply of 0.9V. We have calculated average power consumed propagation delay and power delay product. Tanusha Beni Vyas | Shubhash Chandra "Comparative Analysis of Efficient Designs of D- Latch using 32nm CMOS Technology" Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-3 | Issue-5 , August 2019, URL: https://www.ijtsrd.com/papers/ijtsrd26707.pdfPaper URL: https://www.ijtsrd.com/engineering/computer-engineering/26707/comparative-analysis-of-efficient-designs-of-d--latch-using-32nm-cmos-technology/tanusha-beni-vyas
Other Latest Articles
- Effect of Ytterbium Substitution on the Structural and Magnetic Properties of Nanocrystalline Zinc Ferrite
- Handwritten Signature Verification System using Sobel Operator and KNN Classifier
- Experimental Study on the Properties of Rice Husk Ash with A.A.A Portland Cement
- Control Synthesis of Electro Hydraulic Drive Based on the Concept of Inverse Dynamics Problems
- 3G Drive Test Analysis for Long Call in University Campus
Last modified: 2019-09-09 22:15:28