Design & Implementation of 8x8 Multiplier Unit using MT-CMOS Technique
Journal: International Journal of Engineering Sciences & Research Technology (IJESRT) (Vol.3, No. 10)Publication Date: 2014-10-30
Authors : x Miltiplier; MT-CMOS.;
Page : 322-326
Keywords : 8x8Miltiplier; MT-CMOS.;
Abstract
This paper deals with various multipliers implemented using CMOS logic style and their comparative analysis on the basis of power and PDP (Power delay product). A variety of multipliers have been reported in the literature but power dissipation and area used by these multiplier circuits are relatively large. This paper proposed a high performance and power efficient 8x8 multiplier design based on Vedic mathematics using CMOS logic style. Power consumption plays an imperative role specifically in the field of VLSI today, every designer be it an analog circuit or a digital circuit designer is concerned about the amount of power his or her circuit is going to consume in the end. The use of Vedas not only abates the carry propagation taking place from lsb to msb but also produces the partial product and there sums in the same step. Vedic mathematics based multipliers thus causes least delay and consume least power than any other type of multipliers in the literature. The proposed MTCMOS implementation of Vedic multiplier is up to 24.55% power efficient and about 98% speedy as compared to the conventional CMOS implementation of Vedic multiplier
Other Latest Articles
- Design & Implementation of 8x8 Multiplier Unit using MT-CMOS Technique
- Thermo-Electric Power Study of Polypyrrole/Zirconium Oxide Composites
- Zero Bounds for a Certain Class of Polynomials
- Privacy Preserving of Data Sharing in Social Network Using Mergebysplit
- Privacy and Clustering Based Online Feature Selection with Public Auditing
Last modified: 2014-10-30 17:23:04