ResearchBib Share Your Research, Maximize Your Social Impacts
Sign for Notice Everyday Sign up >> Login

Implementation of Energy-Efficient Low Power 10T Full-Adder

Journal: International Journal of Engineering Sciences & Research Technology (IJESRT) (Vol.2, No. 8)

Publication Date:

Authors : ; ;

Page : 2128-2132

Keywords : SR-CPL; DPL; XNOR; CMOS; Tanner;

Source : Downloadexternal Find it from : Google Scholarexternal

Abstract

In this Paper, the performance of 10-tranistor based full adder is analyzed and compared with that of two different types of full adder based on Swing Restored Complementary pass transistor (SR-CPL) XOR/XNOR logic gate and Double pass transistor logic (DPL) based CMOS Full Adder is designed using Tanner EDA Tool based up on 0.25?m CMOS Technology. As part of this we have performed the simulation of CMOS full adder using E and BSIM3v31 tools of Tanner EDA. The parameters of power consumption, Area, Propagation Delay, and Power Delay Product (PDP) are evaluated to analyze the proposed Low Power full adder.

Last modified: 2014-11-11 21:40:45