SYSTOLIC ARRAY ARCHITECTURES FOR DISCRETE WAVELET TRANSFORM: A SURVEY
Journal: ICTACT Journal on Image and Video Processing (IJIVP) (Vol.5, No. 2)Publication Date: 2014-11-01
Authors : G. Nagendra Babu; Ganapathi Hegde; Pukh Raj Vaya;
Page : 912-919
Keywords : Systolic Array Architecture; DWT; Image and Video Processing;
Abstract
Demand for High Speed & Low Power Architecture for Image/Video Compression Algorithms are increasing with scaling in VLSI Technology many Architectures in the Discrete Wavelet Transform (DWT) System have been proposed. This Paper surveys the different designed DWT’s using Systolic Array Architectures and the Architectures are classified based on the application whether it is 1-D, 2-D or 3-D. This paper presents the overview of the architectures based on latency, number of MAC’s, memory used, hardware efficiency etc. and this paper will give an insight to the reader on advantages and disadvantages of the design that are to be used in various applications.
Other Latest Articles
- ENHANCED GRAPH BASED NORMALIZED CUT METHODS FOR IMAGE SEGMENTATION
- SHRINKING THE UNCERTAINTY IN ONLINE SALES PREDICTION WITH TIME SERIES ANALYSIS
- APPLICATION OF RANKING BASED ATTRIBUTE SELECTION FILTERS TO PERFORM AUTOMATED EVALUATION OF DESCRIPTIVE ANSWERS THROUGH SEQUENTIAL MINIMAL OPTIMIZATION MODELS
- AN ADAPTIVE ACO-DRIVEN SCHEME FOR LEARNING AIM ORIENTED PERSONALIZED E-LEARNING
- CRYPTOGRAPHIC SECURE CLOUD STORAGE MODEL WITH ANONYMOUS AUTHENTICATION AND AUTOMATIC FILE RECOVERY
Last modified: 2014-11-28 14:16:49