Power Efficient Optimized Arithmetic and Logic Unit Design on FPGA
Journal: International Journal of Scientific Engineering and Technology (IJSET) (Vol.3, No. 12)Publication Date: 2014-12-01
Authors : Siddharth singh parihar; Rajni Gupta;
Page : 1410-1413
Keywords : FPGA; ALU; low power; Hardware reuse; tri-state logic; dynamic power consumption;
Abstract
This paper deals with low power ALU design and its implementation on 90nm Spartan 3 FPGA. Most of power is consumed in ALU in any processor and hence reduction in ALU power is needed. In this work, we have designed a low power ALU. To reduce dynamic power consumption we disabled the blocks which are not needed in currently selected operation. Also hardware is reused; this will cut down the FPGA resource usage and also reduce the power consumption. By using these methods dynamic power consumption is reduced and less FPGA resources were consumed.
Other Latest Articles
- Power Efficient Optimized Arithmetic and Logic Unit Design on FPGA
- Protecting Mobile Ad Hoc Networks from Black Hole Attacks?
- A Novel Scheme for Detection and Elimination of Blackhole/Grayhole Attack in Manets?
- Cloud Partitioning Based Load Balancing Model for Cloud Service Optimization?
- Dextrin Concentration and Carboxy Methyl Cellulosa (CMC) in Making of Fiber-Rich Instant Baverage from Nata de Coco
Last modified: 2014-12-16 20:30:17