Analytical Analysis of Current Comparator Circuit Based on CMOS with 0.5µm&0.35µm Technology
Journal: International Journal of Science and Research (IJSR) (Vol.7, No. 12)Publication Date: 2018-12-05
Authors : Sweta Kumari Barnwal;
Page : 427-430
Keywords : Current Comparator; CMOS; Propagation; Delay; low power consumption; slew rate;
Abstract
This paper presents current comparator designed by using CMOS having less power dissipation& less propagation delay. Power consumption and delay in propagation is a big problem can be reduced by the proper architecture. All designs have been implemented using two different technologies that is 0.35& #181;m technologies with 3V supply voltage. There are many versions of comparator has come to improve the outcome. There is a comparison have been made with three earlier circuit comparing power dissipation and propagation delay and it has been found that the overall performance is better than the existing circuits. The proposed design of current comparator by using CMOS technology is having more speed with less power consumption.
Other Latest Articles
- Influence of the Tactical Device in Relation to the Somatotype on Cardiovascular Adjustments in the Training of the Congolesesmeso-Endomorphs Cadets Soccers
- Risk Management Maturity Safety and Health Management System (SMK3) Contractor-Case Study: Toll Road Project Bogor-Ciawi-Sukabumi
- Effectiveness of Flipped Classroom in General Mathematics
- Legal Aspects of EU Markets for Seafood Products from Vietnam
- Nursing Care for People with Intellectual Disability and Deafness: Integrative Literature Review
Last modified: 2021-06-28 20:23:20