ARM Advanced High-Performance Bus Complaint Inter Integrated Circuit
Journal: International Journal of Science and Research (IJSR) (Vol.3, No. 7)Publication Date: 2014-07-05
Authors : Prabhakar. K; Gowda. R. M. C.;
Page : 2125-2128
Keywords : AHB; I2C; wrapper; master; slave; wishbone core;
Abstract
This paper implements is an novel approach to enable data transfer between two bus architectures, AHB and I2C which have different functionalities and characteristics. The coding for this module is designed in the Verilog HDL (IEEE Std 2001) and simulated in Model sim 10.1C. This module includes both design and verification phases. The Communication is done with AHB as Master and I2C as Slave, hence achieve error free data transfer between the two bus architectures. This implementation includes one Master and two Slaves. It can further extended to many Slaves. It can be used to read& write registers of the connected device, accessing low speed ADCs and DACs, controlling LED& LCD displays.
Other Latest Articles
- Verifier Based Prevention for an Offline Password Guessing Attack Using ECC
- An Energy Optimized Wireless Sensor Networks using Automatic Irrigation system
- A Balanced Cluster Head Selection Based On k-Medoids to Enhance Wireless Sensor Network Life Time
- Impact of Waste Water Irrigation on Cauliflower Yield in Punjab, Pakistan
- Employed Status of Married Couples and Their Adjustment with Career
Last modified: 2021-06-30 21:02:23