Domino CMOS Implementation of Power Optimized and High Performance CLA Adder
Journal: International Journal of Science and Research (IJSR) (Vol.4, No. 5)Publication Date: 2015-05-05
Authors : Kistipati Karthik Reddy; Jeeru Dinesh Reddy;
Page : 1301-1305
Keywords : CMOS; ADE; CLA; LVS; DRC;
Abstract
A carry look-ahead adder enhances speed of addition since it produces final carry out before generating final sum. Proposed work implements circuit design for a low-power high speed carry look ahead adder using Domino logic and results of propagation delay, average and maximum power is calculated in high precise analog design environment (ADE). The technology node assumed here is 180nm. Domino CMOS circuits enjoy area, delay and testability advantages over static circuits as such proposed architecture is general and can be upgraded to NP Domino or Zipper circuits. The basic building blocks starting at transistor level and logical blocks for adder and carry look-ahead logic is designed in Cadence Virtuoso cell-library and simulated in ADE_L.
Other Latest Articles
- Awareness about Special Education in Hyderabad
- Energy Efficiency and Latency Improving In Wireless Sensor Networks
- Different Mobilization Technique in Management of Frozen Shoulder
- Statistical Analysis of the Relations between API, Specific Gravity and Sulfur Content in the Universal Crude Oil
- A Comparative Study of Thyroid Function Tests (serum T3, T4 and TSH) in Normal Pregnancy and Preeclampsia
Last modified: 2021-06-30 21:46:31