An Efficient Buffer less Rank Based Fault Tolerance Network on Chip System
Journal: International Journal of Science and Research (IJSR) (Vol.4, No. 9)Publication Date: 2015-09-05
Authors : Subodh Kakran;
Page : 863-866
Keywords : NoC; FTDR; Rank Based Algorithm; FTDR-H; Fault Tolerance NoC;
Abstract
Network-on-chip (NoC) designs are based on a compromise among the most important elements viz. power dissipation, latency and the balance is usually defined at design time. In the research work we have used Efficient Rank Based fault-tolerant deflection routing (FTDR) algorithm to tolerate faults. The research is intended to reduce the router area by avoiding the table based routing path computation. The Efficient Rank Based algorithm has been proposed in the research to reduce the area and the power consumption of the overall Network on Chip. For Rank-Based fault tolerant deflection routing we provide a particular rank to our routers according to our NoC routing path (s). It does not require routing table to update completed path and switching path.
Other Latest Articles
- Prevalence of Anemia In Pregnancy in a Tertiary Care Rural Hospital
- Simulation for Optimizing Repository of COTS
- A Comparative Analysis of OFDM with PTS and Low Complexity PTS
- A Review on Automatic Product Classification for the E-Commerce Portals
- In Silico Sequence Analysis, Structure Prediction and Evaluation of Fatty Acid Synthase Protein (FAS) of Gallus gallus (Chicken) by Homology Modelling
Last modified: 2021-06-30 21:53:24