Single Phase Clock Distribution using Low Power VLSI Technology
Journal: International Journal of Science and Research (IJSR) (Vol.4, No. 9)Publication Date: 2015-09-05
Authors : Krishna Naik Dungavath; Dr V. Vijayalakshmi;
Page : 1799-1802
Keywords : Prescaler; PLL; Programmable Counter; Swallow Counter; MOD; sel; clk; MC;
Abstract
Normally the clock distribution network will consume about 70 % of the total power consumed by the IC because this is the only signal which has the highest activity. Basically for a multi clock domain network we develop a multiple PLL to cater the need, but it consumes more power. So, the main aim of this project is developing a low power single clock multiband network which will supply for the multi clock domain network. It is highly useful and recommended for communication applications like Bluetooth, Zigbee, and WLAN. It is modeled using Verilog simulated using Modelsim and implemented in Xilinx.
Other Latest Articles
- Simulation of Z-Source Inverter Fed Induction Motor
- A Case of Primary Hyperparathyroidism due to Ectopic Mediastinal Parathyroid Adenoma Presenting With Pathological Fracture
- A Comparison of the Heat Transfer Performance of a Hexagonal Pin Fin with Other Types of Pin Fin Heat Sinks
- Real Time Tweet Summarization and Sentiment Analysis of Game Tournament
- Impact of Solid Waste on Health and the Environment
Last modified: 2021-06-30 21:53:24