ResearchBib Share Your Research, Maximize Your Social Impacts
Sign for Notice Everyday Sign up >> Login

Single Phase Clock Distribution using Low Power VLSI Technology

Journal: International Journal of Science and Research (IJSR) (Vol.4, No. 9)

Publication Date:

Authors : ; ;

Page : 1799-1802

Keywords : Prescaler; PLL; Programmable Counter; Swallow Counter; MOD; sel; clk; MC;

Source : Downloadexternal Find it from : Google Scholarexternal

Abstract

Normally the clock distribution network will consume about 70 % of the total power consumed by the IC because this is the only signal which has the highest activity. Basically for a multi clock domain network we develop a multiple PLL to cater the need, but it consumes more power. So, the main aim of this project is developing a low power single clock multiband network which will supply for the multi clock domain network. It is highly useful and recommended for communication applications like Bluetooth, Zigbee, and WLAN. It is modeled using Verilog simulated using Modelsim and implemented in Xilinx.

Last modified: 2021-06-30 21:53:24