A Review: FPGA Implementation of Reconfigurable Digital FIR Filter
Journal: International Journal of Science and Research (IJSR) (Vol.5, No. 3)Publication Date: 2016-03-05
Authors : Pradnya D. Shahare; Samrat S. Thorat;
Page : 539-542
Keywords : RAM based LUT; Distributed Arithmetic; Conversion based approach; Field Programmable Gate Array; FIR Filter;
Abstract
This brief presents, the different methods namely conversion based approaches and memory based methods for implementation of FIR filter. It also presents an efficient implementation of Finite Impulse Response Filter (FIR) using Distributed Arithmetic (DA) architecture. The distributed arithmetic is an area efficient technique of FIR filter implementation. The existing methods have used MAC units, which need more hardware, area and power. The multipliers in FIR filter are replaced with multiplier less DA based technique. The DA based technique consists of Look Up Table (LUT), shift registers and scaling accumulator. Replacing MAC with LUT-Based DA algorithm is having power, efficiency and less area usage. With the reduction of hardware in terms of multipliers, our goal is to reduce the parameters namely, hardware, area and power.
Other Latest Articles
- Antibiotic Resistant Pathogens in Human Environment (ATM Machine)
- Estimates of an Eigen Value of Some Isoperimetric Inequalities
- Diversity of Avifauna from Dandoba Hill Forest and its Surrounding Areas (Dist - Sangli)
- Design and Analysis of BEC and GDI Technique Using Carry Select Adder
- Fast Computation Using High Radix Signed Digit Number with Different Adders
Last modified: 2021-07-01 14:32:41