A New-High Speed-Low Power-Carry Select adder Using Modified GDI Technique
Journal: International Journal of Engineering Research (IJER) (Vol.4, No. 3)Publication Date: 2015-03-03
Authors : M.Anitha; J.Princy joice; Mrs.Rexlin Sheeba.I;
Page : 127-129
Keywords : Fast Adder; Modified GDI; Low power design.;
Abstract
Adders are of fundamental importance in a wide variety of digital systems.This paper presents a novel bit block structure which computes propagate signals as carry strength. Power consumption is one of the most significant parameters of carry select adder.The proposed method aims on GDI(Gate Diffusion Input) Technique.Modified GDI is a novel technique for low power digital circuits design further to reduce the swing degradation problem.This techniques allows reduction in power consumption,carry propagation delay and transistor count of the carry select adder.This technique can be used to reduce the number of transistors compared to conventional CSLA and made comparison with known conventional adders which gives that the usage of carrystrength signals allows high-speed adders to be realised at lower cost as well as consuming lower power than previous designs.Hence,the proposed architecture mainly concentrating on the area level & reducing the power using modified GDI logic
Other Latest Articles
- Dimensional Synthesis of Four Bar Mechanism Using Genetic Algorithm
- The Numerical Analysis of Flow Field on Warship Deck
- 3-Equitable Prime Cordial Labeling of Some Graphs
- Manganese Removal by Low Cost Adsorbent from Synthetic Wastewater-A Review
- Comparative Analysis of Biodegradability of Biodiesel obtained by Conventional and Non-Conventional Methods
Last modified: 2015-03-03 14:13:06