DESIGN AND ANALYSIS OF LOW POWER DUAL EDGE TRIGGERED FLIP FLOP USING MULTI THRESHOLD CMOS
Journal: International Education and Research Journal (Vol.4, No. 4)Publication Date: 2018-04-15
Authors : Dr.B.Paulchamy K.Mahendrakan N.Abimugesh K.Ajithkumar M.Gokul R.Karthick;
Page : 30-32
Keywords : SAFF; SETSAFF; DETSAFF; DCDFF; TG; DSPFF; pulse triggered; low power; FF with minimum transistors; MTCMOS;
Abstract
In this work, a low power dual edge triggered flip flop design using multi threshold CMOS is proposed. Multi-threshold CMOS technique is also applied to get low power dissipation. As a result, no. of transistors in pulse-generation circuit has been reduced for power and area saving. Proposed Flip Flop (FF) has two new feature methods. First method, Transmission gate method. Second method, pass transistor method. Various post layout simulation results based on CMOS 90-nm technology reveal that the proposed design features the best power-delay product performance in all FF designs under comparison
Other Latest Articles
- PHYTOTOXIC EFFECT OF AQUEOUS LEAF EXTRACT OF EUPHORBIA HIRTA L.ON SEED GERMINATION AND SEEDLING GROWTH OF SELECTED VEGETABLE CROPS
- THE COMPETITIVE SCENARIO OF HOUSING FINANCE SECTOR IN INDIA
- A REVIEW OF LITERATURE ON THE DETERMINANTS OF THE DEMAND FOR HOME LOANS
- TRAINING AND JOB SATISFACTION
- PRESERVATIONS OF E-RESOURCES: TOOLS & TECHNIQUES
Last modified: 2022-04-25 16:43:35