Low Power High Performance 8bit Vedic Multiplier Using 16nm
Journal: International Journal of Emerging Trends in Engineering Research (IJETER) (Vol.11, No. 5)Publication Date: 2023-05-15
Authors : A. Keerthi S. Manoj G. Manjula Kashiraj Vitthal Kalashetti;
Page : 142-145
Keywords : Complementary Metal Oxide Semiconductor (CMOS); Transmission Gate (TG); Trigger; Target; Ripple Carry Adder (RCA); Carry Look Ahead (CLA); Carry Skip adder (CSA); Delay; area.;
Abstract
In this paper, an 8-bit Vedic multiplier is designed. The performance of the system basically works better if the performance of the multiplier is good. In today's digital time, Multiplier is one which consumes power at the same time speed of multiplier is playing very important aspects in this. Multiplier Optimization for power and delay both will play an important role. Adders such as Ripple carry adder and carry look-ahead adder and carry skip adder are also having a role in the selection of adder units in the multiplier. Here all the three adders are designed using transmission gates and compared using CMOS.
Other Latest Articles
- Circular Shape Microstrip Patch Antenna for Body Area Network Application
- A Voting classification approach for Sentiment Extraction from Bengali text
- An Energy Efficient and High Performance Modified Trng based Two Phase Multi Bit Per Cycle Ring Oscillator for IoT Applications
- Spatio-Temporal Analysis of Land Use Change in Uyo Urban, Akwa Ibom State, Nigeria
- MICRO POWER GENERATION USING PIEZOELECTRIC TRANSDUCER INFOOTWEAR
Last modified: 2023-05-21 22:14:34