ResearchBib Share Your Research, Maximize Your Social Impacts
Sign for Notice Everyday Sign up >> Login

Low Power High Performance 8bit Vedic Multiplier Using 16nm

Journal: International Journal of Emerging Trends in Engineering Research (IJETER) (Vol.11, No. 5)

Publication Date:

Authors : ;

Page : 142-145

Keywords : Complementary Metal Oxide Semiconductor (CMOS); Transmission Gate (TG); Trigger; Target; Ripple Carry Adder (RCA); Carry Look Ahead (CLA); Carry Skip adder (CSA); Delay; area.;

Source : Downloadexternal Find it from : Google Scholarexternal

Abstract

In this paper, an 8-bit Vedic multiplier is designed. The performance of the system basically works better if the performance of the multiplier is good. In today's digital time, Multiplier is one which consumes power at the same time speed of multiplier is playing very important aspects in this. Multiplier Optimization for power and delay both will play an important role. Adders such as Ripple carry adder and carry look-ahead adder and carry skip adder are also having a role in the selection of adder units in the multiplier. Here all the three adders are designed using transmission gates and compared using CMOS.

Last modified: 2023-05-21 22:14:34