BIST Architecture and Implementation of 64-Bit Double Precision Floating Point Multiplier Using VHDL
Journal: International Journal of Scientific Engineering and Technology (IJSET) (Vol.2, No. 8)Publication Date: 2013-08-01
Authors : Anurag Sharma;
Page : 776-779
Keywords : Keywords : BIST; floating; ModelSim; multiplier;
Abstract
In this paper a 64-bit double precision floating point multiplier is implemented. A BIST test pattern generator for double precision multiplier is proposed. Linear feedback shift registers are used to generate the test pattern. A comparator is used to compare the output response and the expected response. For the circuit to work correctly the output response must be the same as the expected response. Xilinx ISE is used to synthesize the circuit and ModelSim is used for simulation purpose.
Other Latest Articles
- Acid Rain-The Major Cause of Pollution: Its Causes, Effects and Solution
- E-banking and Bank Performance: Evidence from Nigeria
- Image Compression Using Radon Transform With DCT : Performance Analysis
- Critical State Based Filtering System with Code Security for SCADA Network Protocols
- Fungal Production of Tannase:A Review
Last modified: 2013-09-03 19:52:47