HIGH SPEED CARRY SAVE MULTIPLIER BASED LINEAR CONVOLUTION USING VEDIC MATHAMATICS
Journal: INTERNATIONAL JOURNAL OF COMPUTERS & TECHNOLOGY (Vol.4, No. 2)Publication Date: 2013-01-01
Authors : Bharathi Reddy; D. Leela Rani; S. Varadarajan;
Page : 284-287
Keywords : Linear convolution; Urdhva - Tiryagbhyam; carry save multiplier; Verilog HDL.;
Abstract
VLSI applications include Digital Signal Processing, Digital control systems, Telecommunications, Speech and Audio processing for audiology and speech language pathology. The latest research in VLSI is the design and implementation of DSP systems which are essential for above applications. The fundamental computation in DSP Systems is convolution. Convolution and LTI systems are the heart and soul of DSP. The behavior of LTI systems in continuous time is described by Convolution integral whereas the behavior in discrete-time is described by Linear convolution. In this paper, Linear convolution is performed using carry save multiplier architecture based on vertical and cross wise algorithm of Urdhva ? Tiryagbhyam in Vedic mathematics. Coding is done using Verilog HDL(verilog Hardware Description Language). Simulation and Synthesis are performed using Xilinx FPGA
Other Latest Articles
- Maximizing Network Lifetime Operator for Wireless Sensor Networks
- IDARP: ID-based Address Resolution Protocol
- Major Energy Efficient Routing Schemes in Wireless Sensor Networks: Survey and Idea
- Survey on Decision Tree Classification algorithms for the Evaluation of Student Performance
- OPEN SOURCE SIMULATOR FOR NETWORK ON CHIP
Last modified: 2016-06-30 13:43:54