Techniques of Power Phase-Noise Optimization of 2.4 / 4.8 GHz CMOS VCO with Switched Capacitor Array Using Bondwire Inductor
Journal: Bonfring International Journal of Power Systems and Integrated Circuits (Vol.03, No. 3)Publication Date: 2013-09-30
Authors : P. Arivazhagan;
Page : 12-21
Keywords : VCO; CML Divider; Source Degeneration; Voltage Headroo; Supply Voltage; Bondwire Inductor;
Abstract
This paper presents theoretical analysis of the maximum operating frequency of proposed Source Degeneration (SD) and Conventional CML D-Latch are estimated. The approach is based on the voltage transfer function, which is derived from small signal model of the circuit. Design approach with pre and post layout simulation results have been presented in detail and compared the performance in terms of power consumption, self oscillation frequency, sensitivity and supply voltage. With example shows the, all pMOS Voltage Controlled Oscilaator (VCO) with MOS capacitor switched capacitor array (SCA) generates the high frequency sinewave reference signals fed in to both divider for to get quadrature (Q) sinewave signals. Off Chip Bondwire inductor is used instead of on chip spiral inductor in all-pMOS VCO as it have high quality factor. Also, it will neglect the variations of carrier frequency and it gives additional performance like phase noise, power consumption, area than using spiral inductor. Even if use spiral inductor in all-pMOS VCO, Bondwire inductor also presents due to low impedance path between drain and ground terminal. Various optimization techniques are implemented while designing a QVCO, which facilitates is used to achieve a low power low phase noise performance. Compared to other types of QVCO, the conventional QVCO shows good phase noise performance than normally achieved 6 dB phase noise improvement with carrier frequency. The simulated results shows about 5 dB, 4 dB, 4 dB and 4 dB of phase noise improvement at 10 kHz, 100 kHz, 1 MHz and 3 MHz offset frequency from the 2.4 GHz carrier frequency. This combinational topology doesn?t consume additional power and area than others and shows with improved phase noise performance. The pre and post layout simulation results are compared of both proposed (SD) and conventional QVCO, which is designed in 180 nm CMOS technology as 1V.
Other Latest Articles
- Design and Implementation of Op-Amp Based Low-Power CMOS Bandgap Voltage Reference with Minimum Supply oF 0.8-V
- An Artificial Intelligence Based Glucometer for Diabetic Patients using Urinal Analysis
- Shape and Size Dependent Electronic Properties of GaAs/AlGaAs Quantum Dots
- Impact of Elliptical Cross-Section on Some Electrical Properties of Gate-All-Around MOSFETs
- Design of Chaotic and Hyperchaotic Time-Delayed Electronic Circuit
Last modified: 2013-09-24 21:56:39