Design of Loop Filter Using CMOS
Journal: International Journal of Science and Research (IJSR) (Vol.2, No. 9)Publication Date: 2013-09-15
Authors : Sanchita Basu;
Page : 284-287
Keywords : Loop filter; CMOS; Low Pass Filter; VCO; Gain;
Abstract
An important task for a digital communications receiver is to remove any frequency/phase offsets that might exist between the transmitter and receiver oscillators. The use of a Phase Locked Loop enables the receiver to adaptively track and remove frequency/phase offsets. The pll consists of loop filter, VCO and amplifier. The paper describes the designing of this loop filter using CMOS. The use of this element reduces cost drastically and has a good response. An experiment was conducted through this component which provided better result. The main advantage of designing low pass filter by CMOS is that it offers improvements in design simplicity and programmability when compared to op-amp based structures as well as reduced component count. It has high noise immunity and low static power consumption. Hence the overall efficiency increases as well producing the desired effect.
Other Latest Articles
- A New Design of Algorithm for Enhancing Security in Bluetooth Communication with Triple DES
- Properties and Potentials of Soils of Liman Katagum Bauchi State, Nigeria
- Isolation and Identification of Pathogenic Bacteria in Edible Fish: A Case Study of Fletcher Dam in Gweru, Zimbabwe
- Impacts of Agricultural Activities on Water Quality in the Dufuya Dambos, Lower Gweru, Zimbabwe
- Safety Features for Reduction of Failure in Stacker cum Reclaimer for Thermal Power Plant
Last modified: 2013-10-01 23:25:36