ResearchBib Share Your Research, Maximize Your Social Impacts
Sign for Notice Everyday Sign up >> Login

Comparative Analysis of Efficient Designs of D Latch using 32nm CMOS Technology

Journal: International Journal of Trend in Scientific Research and Development (Vol.3, No. 5)

Publication Date:

Authors : ;

Page : 1785-1788

Keywords : Computer Engineering; Latch; CMOS; Clock; Power Delay Product; MOSFET;

Source : Downloadexternal Find it from : Google Scholarexternal

Abstract

In this paper we have proposed various efficient designs of low power D latch using 32nm CMOS technology. We have designed and simulated these circuits in HSpice simulation tool. In this simulation we have modified W L ratio of each transistor in each circuit. We have taken power supply of 0.9V. We have calculated average power consumed propagation delay and power delay product. Tanusha Beni Vyas | Shubhash Chandra "Comparative Analysis of Efficient Designs of D- Latch using 32nm CMOS Technology" Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-3 | Issue-5 , August 2019, URL: https://www.ijtsrd.com/papers/ijtsrd26707.pdfPaper URL: https://www.ijtsrd.com/engineering/computer-engineering/26707/comparative-analysis-of-efficient-designs-of-d--latch-using-32nm-cmos-technology/tanusha-beni-vyas

Last modified: 2019-09-09 22:15:28