Low Power, Noise-Free Divided By 4/5 Counter Using Domino Logic: A Survey
Journal: International Journal of Science and Research (IJSR) (Vol.2, No. 7)Publication Date: 2013-07-05
Authors : A. Veera Lakshmi; B. Ganesamoorthy;
Page : 83-87
Keywords : D-Flip Flop; Extended True Single Phase clock; Low power; High speed;
Abstract
Reduction of propagation delay is very important for high speed applications. This paper gives an idea about the delay reduction on divided-by-4/5 counter. The delay is reduced by domino logic. Dynamic domino logic circuits are widely used in advanced digital Very Large Scale Integration (VLSI) circuits because it is uncomplicated to implement and low cost. Domino logic is a CMOS based approximation of the dynamic logic techniques. It was technologically advanced to speed up the circuit. Compare to static Complementary Metal Oxide Semiconductor (CMOS) logic, dynamic domino logic deals better performance. Domino gates naturally consume higher dynamic switching and leakage power and display weaker noise immunity as compared to static Complementary Metal Oxide Semiconductor (CMOS) gate. In this paper, dynamic logic flip-flop such as Extended True-Single-Phase-Clock (E-TSPC) flip-flop based divided-by-N/N+1 counter is used for high speed and low power applications. And the proposed work is then compared with the static Complementary Metal Oxide Semiconductor (CMOS) logic.
Other Latest Articles
- A Novel Approach to Optimal Implementation of UART-SPI Interface in SOC
- Web Based Security using Online Password Authentication in Mobile Application
- Implementation of 16 * 16 Quantization Table Steganography on Gray Scale Images
- Intensive Energy of Gravitational Waves
- Enhancing Security in Cloud Storage using ECC Algorithm
Last modified: 2021-06-30 20:19:44