VEDIC MATHEMATICS FOR VLSI DESIGN:A REVIEW
Journal: International Journal of Engineering Sciences & Research Technology (IJESRT) (Vol.6, No. 3)Publication Date: 2017-03-30
Authors : Anuradha Singh; Neetu Gupta;
Page : 194-206
Keywords : Vedic Mathemetic; Vedic Multiplier; Vedic Divisor; cryptography; convolution .;
Abstract
Multiplication and division are the most critical arithmetic operation carried out in any digital logic algorithm such as digital signal processing, in cryptography for encryption and decryption algorithm, ALU design and in other logic computation. Thrust in higher processing speed and low power has not only tendered the need for improvements in processor te chnologies but also in exploring new algorithms. Vedic Mathematics' potential can be unleashed in an effective way to design and implement the algorithm for multiplication and division. Through this paper Vedic mathematics application in VLSI design is rev iewed and it is found that Vedic sutras based algorithms in digital logic design has resulted in simpler architecture, better speed and higher power eff iciency
Other Latest Articles
- The Relevance of Liturgies in the Courts of Classical Athens
- Gang Rape of an Adolescent in Sri Lanka: Conviction Despite an Initial Medical Opinion Excluding Rape
- Socioeconomic Demographic Study of Suicide among the People in a Southern Town Berhampur of Odisha State (India)
- Dental management of patients receiving bisphosphonate therapy - A review
- A Multidisciplinary Approach to the Forensic Identification of a Late Discovery Victim of a Motorcycle Accident
Last modified: 2017-03-21 18:14:27