DDR-SDRAM Controller ASIC Design for High Speed Interfacing
Journal: International Journal of Advanced and Innovative Research (IJAIR) (Vol.7, No. 2)Publication Date: 2018-02-14
Authors : Zeba khan Vinod Kapse;
Page : 46-50
Keywords : SDRAM; DDR; FPGA; RTS;
Abstract
The goal of this work is to develop DRAM controller between Main Processor and the main memory for fast interfacing of the data and this is achieved with the help of a new Super Harvard type of interfacing parallel interfacing for the data, program data and instructions, also the proposed work used four stage pipelining to achieve high throughput and high speed interfacing. Vertex Corse grain FPGA has been used for the design of the work hence the area can be minimized also the mix modeling architecture is been used. The architecture is designed in Xilinx EDA using Verilog HDL and verification of the design is been done of ISE. The result in terms of speed and area are found better.
Other Latest Articles
- A comprehensive study on effect of recombinant human epidermal growth factor gel in diabetic foot ulcer
- The Impact of Physical Activity on Health Care Student Academic Performance in Riyadh, Saudi Arabia
- Study of ocular manifestation of snake bite at tertiary care hospital, Valsad
- Design and Verification of ASIP- Dual Modified Key Generator Based Encryption for Cloud Storage
- The incidence of transient neurologic syndrome in obstetric and non-obstetric patients with spinal 0.5% hyperbaric bupivacaine and 5 % hyperbaric lignocaine - A randomized double blind control study
Last modified: 2018-02-27 16:46:26