Design of Low Power High Speed D-Latch Using Stacked Inverter and Sleep Transistor at 32nm CMOS Technology
Journal: International Journal of Trend in Scientific Research and Development (Vol.2, No. 4)Publication Date: 2018-08-01
Authors : Lalitesh Singh Surendra Bohra;
Page : 1414-1418
Keywords : CMOS; Clock; Latch; Power Delay Product; MOSFET;
Abstract
In this paper we have proposed efficient designs of low power high speed D-latch designed using stacked inverter and sleep transistor based on 32nm CMOS technology. We have designed and simulated these circuits in HSpice simulation tool. In this simulation we have modified W/L ratio of each transistor in the circuit. We have taken power supply of 0.9V. We have calculated average power consumed propagation delay and power delay product. Lalitesh Singh | Surendra Bohra"Design of Low Power High Speed D-Latch Using Stacked Inverter and Sleep Transistor at 32nm CMOS Technology" Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-2 | Issue-4 , June 2018, URL: http://www.ijtsrd.com/papers/ijtsrd14138.pdf http://www.ijtsrd.com/engineering/electronics-and-communication-engineering/14138/design-of-low-power-high-speed-d-latch-using-stacked-inverter-and-sleep-transistor-at-32nm-cmos-technology/lalitesh-singh
Other Latest Articles
- Optimizing Strength of A Retaining Wall By Altering Reinforcement Details
- A Scratchpad Memory with Advanced DMA for Data Transfer with Cache Assistance for Multi-bit Error Correction
- WHERE ARE WE? LECTURERS RECEPTIVITY OF SERVICE LEARNING IN NIGERIA
- A Dynamic Scratchpad Memory Collaborated with Cache Memory for Transferring Data for Multi-bit Error Correction
- Enhancement of Heat Transfer Analysis and Optimization of Engine Fins of Varying Geometry
Last modified: 2018-08-02 14:05:56