Implementation of MAC by using Modified Vedic Multiplier
Journal: International Journal of Advanced Computer Research (IJACR) (Vol.3, No. 12)Publication Date: 2013-09-08
Authors : Sreelekshmi M. S.; Farsana F. J.; Jithin Krishnan; Rajaram S; Aneesh R;
Page : 11-15
Keywords : MAC; Vedic multiplier; VHDL; Carry Look Ahead adder.;
Abstract
Multiplier Accumulator Unit (MAC) is a part of Digital Signal Processors. The speed of MAC depends on the speed of multiplier. So by using an efficient Vedic multiplier which excels in terms of speed, power and area, the performance of MAC can be increased. For this fast method of multiplication based on ancient Indian Vedic mathematics is proposed in this paper. Among various method of multiplication in Vedic mathematics, Urdhva Tiryagbhyam is used and the multiplication is for 32 X 32 bits. Urdhva Tiryagbhyam is a general multiplication formula applicable to all cases of multiplication. Adder used is Carry Look Ahead adder. The proposed design shows improvement over carry save adder.
Other Latest Articles
- Image-Independent Compression Scheme Using Adslets
- Adopting Number Sequences for Shielding Information?
- A Survey on Energy Efficient AODV and DSR Routing Protocols?
- A Survey on Energy- Efficient Multi-Sink Clustering Based Weighted Rendezvous Planning Method (EE-MSCWRP) for Wireless Sensor Networks?
- Dynamic Linkability with User Authentication Privacy Preserving for Roaming Services: A Review
Last modified: 2014-12-01 19:26:24