An Optimized FPGA Implementation of RSD Based ECC Processor
Journal: International Journal of Science and Research (IJSR) (Vol.6, No. 4)Publication Date: 2017-04-05
Authors : M. Rajeswari; M. Vijaya Laxmi;
Page : 2490-2494
Keywords : point doubling; Redundant Signed Digit RSD; point addition;
Abstract
Elliptic Curve Cryptography (ECC) is a standout amongst the most interested exploration themes in VLSI. System security is turning out to be increasingly significant as the volume of information being traded on the Internet increments. Point addition and doubling are key operations which choose the Performance of ECC. Here the design with the information way which can perform either prime field G (p) operations or binary field G (2m) operations for arbitrary prime numbers has been proposed. Utilizing this design we can accomplish the high throughput of the both fields that is prime and binary fields. a high throughput modular divider (mod 4n) which results in maximum operating frequency and modular multiplier in the processor is optimized based on throughput and modular reduction. The adder is focused for optimization as the addition is needed for accumulation process in multiplication and division. The Xilinx Virtex 5 field programmable gate array has been utilized.
Other Latest Articles
- Antimicrobial Screening of Scoparia dulcis and Eclipta alba Plant Extract
- Clinicopathological Study of Non-Immune Thrombocytopenia in Adults
- Public Private Partnership (PPP) Contract for Sustainable Road Infrastructure in Iraq
- A Review Article on Jigs and Fixture
- Development, Validation and Stability Study of UV Spectrophotometric Method for Determination of Tenoxicam in Bulk and Pharmaceutical Dosage Forms
Last modified: 2021-06-30 18:32:29