ResearchBib Share Your Research, Maximize Your Social Impacts
Sign for Notice Everyday Sign up >> Login

Design of 1.8V, 72MS/s 12 Bit Pipeline ADC in 0.18mum Technology

Journal: International Journal of Science and Research (IJSR) (Vol.3, No. 8)

Publication Date:

Authors : ; ;

Page : 1374-1379

Keywords : Single stage pipeline ADC; TIQ comparator; Sample and hold; high speed; low power;

Source : Downloadexternal Find it from : Google Scholarexternal

Abstract

This paper presents 12 bit pipeline ADC designed for the implementation of pipeline analog to digital converter. Designing includes TIQ comparator that reduces area and power consumption on a single chip. The general guideline is to design high speed, low power pipeline ADC with wide input bandwidth. Each block is designed at transistor level and design is simulated and verified on LT SPICE SWITCHER CAD-III schematic editor simulation tool using 0.18m technology. The simulation result shows that Sampling Rate is 72MS/s with power dissipation of 25mW with power supply having 1.8V.

Last modified: 2021-06-30 21:05:59