Design of 1.8V, 72MS/s 12 Bit Pipeline ADC in 0.18mum Technology
Journal: International Journal of Science and Research (IJSR) (Vol.3, No. 8)Publication Date: 2014-08-05
Authors : Ravi Kumar; Seema Kanathe;
Page : 1374-1379
Keywords : Single stage pipeline ADC; TIQ comparator; Sample and hold; high speed; low power;
Abstract
This paper presents 12 bit pipeline ADC designed for the implementation of pipeline analog to digital converter. Designing includes TIQ comparator that reduces area and power consumption on a single chip. The general guideline is to design high speed, low power pipeline ADC with wide input bandwidth. Each block is designed at transistor level and design is simulated and verified on LT SPICE SWITCHER CAD-III schematic editor simulation tool using 0.18m technology. The simulation result shows that Sampling Rate is 72MS/s with power dissipation of 25mW with power supply having 1.8V.
Other Latest Articles
- Land Use Controls in Kerala with Special Reference to Ecologically Fragile Areas
- Evaluation of the Use of Insect Repellent Pouches Developed From Vetiveria Zizanioides
- Design and Simulation of SPI Master / Slave Using Verilog HDL
- Analysis of Deposited Byproducts of Volatile Organic Compounds (VOCs) Like Toluene, Xylene Subjected to Di-Electric Barrier Discharge (DBD)
- Effect of Plant Powders on Survival, Oviposition and Progeny Development of Callosobruchus Maculatus for Protection of Leguminous Seeds during Post Harvest
Last modified: 2021-06-30 21:05:59