A Hierarchical Design of 32-bit Vedic Multiplier
Journal: International Journal of Science and Research (IJSR) (Vol.4, No. 6)Publication Date: 2015-06-05
Authors : Arpita S. Likhitkar; M. N. Thakare; S. R. Vaidya;
Page : 1321-1324
Keywords : VLSI; Urdhva Tiryagbhyam sutra; Adder; Multiplier;
Abstract
Many processor devotes a considerable amount of processing time in performing arithmetic operations particularly multiplication operations therefore high-speed multiplier is much desired. There are various methods of multiplication in Vedic mathe-matics, Urdhva tiryagbhyam, being a general multiplication formula is equally applicable to all cases of multiplication. This is more efficient in the multiplication of large numbers with respect to speed and area. In that we will see the different types of multiplier that will be generated using a Vedic Mathematics. In that we will proposed a 4-bit binary multiplier using this sutra. A new 4-bit adder is proposed which when used in multiplier,. Also we proposed 8-bit adder, 16 bit adder & 32 bit adder using this adder we proposed an 8-bit multiplier, 16 bit multiplier & 32 bit multiplier using a Vedic Mathematics (Urdhva Tiryagbhyam sutra) for generating the partial products. Also this paper proposed the design of high speed Vedic Multiplier using the techniques of Ancient Indian Vedic Mathematics.
Other Latest Articles
- A High Speed, Delay Tolerant Hybrid MAC for Collision Free, Reliable Communication in Wireless Sensor Network
- Effects of Sulphate and Salt Sources on the Development of Alternaria alternata Causing Root Rot Disease to Fenugreek
- Optimization and Performance Evaluation of Poultry Feed Mixer
- Design and Implementation of Efficient FSM for AHB Master and Arbiter
- Epidemiological and Medicolegal Study of Unnatural Death Cases Due to Firearm Injury in Varanasi, Uttar Pradesh, India
Last modified: 2021-06-30 21:49:27