Efficient Implementation of Digital Receiver on FPGA
Journal: International Journal of Science and Research (IJSR) (Vol.4, No. 6)Publication Date: 2015-06-05
Authors : M. Sravani; B. Madhavi;
Page : 2835-2838
Keywords : Digital Receiver; Digital down converter; RADAR; FMC daughter card;
Abstract
There is a boast demand for wireless communication technology in present days. All the new wireless technologies are communicated by the Digital receiver. The main aim of this receiver is obtain information from target devices, after receiving information the parameters like speed, distance and angle of target device are calculated in Radars. In this paper introduced a 70 MHz Digital receiver which has high sampling rate for narrow band as well as wide band digital signals. The main key components of this digital receiver are DDC (Digital Down Converter) for frequency translation and ADC interface Unit to convert double rate data in to single rate data (7 bit double rate in to 14 bit single rate data). This receiver has more stability and higher precision of the signal than analogue counterparts. The Architecture of digital receiver implemented on FPGA.
Other Latest Articles
- Hiding Sensitive Association Rules Using EMDSRRC
- Analysis of Modified Hybrid Full Adder with High Speed
- An Intelligent Method for Best Players to Help Build Sports Team
- Ergonomic Evaluation of Cono Weeder for Wet Land Paddy
- NaF Patch Formulation and Transport Test to Determine Fluoride Diffusion via Mouse Skin as Membrane (Transdermal in Vitro Test)
Last modified: 2021-06-30 21:49:27