A Fast-Locking All-Digital Deskew Buffer with DCC using Digital-Controlled Delay Line
Journal: International Journal of Science and Research (IJSR) (Vol.4, No. 7)Publication Date: 2015-07-05
Authors : A.Ashwini; H. Shravan Kumar;
Page : 1180-1185
Keywords : Delay-locked loop DLL; Digital-Controlled Delay Line DCDL; Duty Cycle Correction DCC; Edge Combiner; Time-to-Digital Converter TDC;
Abstract
This paper presents a wide range fast lock all-digital deskew buffer using a digital controlled delay line, which achieves low jitter, fast lock, low power consumption and 50 % duty cycle correction. A cyclic time-to-digital converter is introduced to decrease the locking time in conventional register-controlled delay-locked loop. A balanced edge combiner to achieve 50 % output clock is also presented. A circuit is designed in 0.18m technology to demonstrate the feasibility of the proposed architecture with better figure of merit. The circuit can accept the input clock rates from 250 MHz to 1 GHz to generate close to output clocks with low jitter and phase noise. It owns the capability of closed loop power consumption.
Other Latest Articles
- Recurrent Carcinoma Cervix?Not the End of World
- LQR Controller Design for Stabilization of Cart Model Inverted Pendulum
- Contemporary Treatment of Parkinsons Disease
- Detection of Rhinovirus and Some DNA/RNA Viruses using Multiplex-Real-time PCR and both of Complement (C3) Level and Rhinovirus-Ag in Patients with Acute Respiratory Tract Infection: Molecular and Immunological Study
- FPGA Implementation of Runway Extraction using Image Fusion Method
Last modified: 2021-06-30 21:50:52