Efficient Test Data Compression Techniques using Viterbi Architecture
Journal: International Journal of Scientific Engineering and Research (IJSER) (Vol.1, No. 1)Publication Date: 2013-09-15
Authors : P. N. V. A. Swetha; P. M. Francis; B. Prasad Kumar;
Page : 36-39
Keywords : Logic test; low-power test; on-chip decompressor; scalability; test data compression;
Abstract
This paper presents the long data compression and the Cmos transistor count increased new fault technologies theses data compression the large data compression and storing the data are described, for provides high encoding efficiency and scalability with respect to the number of test channels support test channel the support algorithm is Viterbi-based test compression. Instead of using the linear equation, the viterbi algorithm proposed scheme finds a set of compressed test vectors very rapidly. According to cost function the branch metric of the Viterbi algorithm, an optimal compressed vector is selected among the possible solution set. By this algorithm we are deriving the condition such as low-power compression and improving capability to repeat test patterns. The proposed on chip de compressor follows the structure of Viterbi encoders which require only one input channel. Experimental results on test volume propose the scheme also yields efficient power-dissipation/volume tradeoff
Other Latest Articles
- Applicability of Artificial Intelligence in Different Fields of Life
- Implementation of Restartable BIST Controller for Fault Detection in CLB of FPGA
- Adequacy of Nutritional Levels at Local Orphanage Homes
- Disaster Management: ?Managing the Risk of Environmental Calamity?
- Medical Emergency Assistance System using GSM
Last modified: 2021-07-08 15:00:48