LOS/LOC Scan Test Techniques for Detection of Delay Faults
Journal: The Journal of the Institute of Internet, Broadcasting and Communication (Vol.14, No. 4)Publication Date: 2014-08-31
Authors : Yongmin Hur; Youngcheol Choe;
Page : 219-225
Keywords : Digital logic circuit; Scan test; Scan cell design; Power dissipation;
Abstract
The New efficient Mux-based scan latch cell design and scan test of LOS/LOC modes are proposed for detection of delay faults in digital logic circuits. The proposed scan cell design can support LOS(Launch-off-Shift) and LOC(Launch-off-Capture) tests with high fault coverage and low scan power and it can alleviate the problem of the slow selector enable signal and hold signal by supporting the logic capable of switching at the operational clock speeds. Also, it efficiently controls the power dissipation of the scan cell design during scan testing. Functional operation and timing simulation waveform for proposed scan hold cell design shows improvement in at-speed test timing in both test modes.
Other Latest Articles
- Design of Triple-Band Microstrip Antenna for WLAN/WiMAX
- Analysis of Deterioration Characteristics by Filtering Processes at 6.6kV Power Cable Systems in Operation
- Developing Equipment to Detect the Deterioration Status of 6.6kV Power Cables in Operation at Power Station
- Performance Evaluation of MissLess Soft Keyboard with Recommendation
- Design of Knowledge Management System based on SNS
Last modified: 2016-01-20 14:52:37