ResearchBib Share Your Research, Maximize Your Social Impacts
Sign for Notice Everyday Sign up >> Login

A Reconfigurable High Speed Dedicated BISR Scheme for Repair Intra Cell Faults in Memories

Journal: International Journal of Trend in Scientific Research and Development (Vol.2, No. 1)

Publication Date:

Authors : ;

Page : 843-857

Keywords : Electronics & Communication Engineering; Built-in redundancy analysis (BIRA); built-in self-repair (BISR); built-in self-test (BIST); yield; Re-BISR; Error correcting codes.;

Source : Downloadexternal Find it from : Google Scholarexternal

Abstract

Shrinking process technology has the advantage of lower area of Integrated Circuits (I.C s). This has allowed adding more hardware (features) to existing circuits and enhancing the existing features, Example: - adding more cores to a micro-processor or increasing the resolution of the Video processing hardware of a mobile phone, etc. Execution of complex algorithms need more local memories (SRAMs) embedded in the hardware. As memories are densely packed structures compared to logic (gates and flip flops) the probability of fault occurrence in memories is higher. Thus, adding more complex logic has increased the probability of fault occurrence in ICs and thus decreasing the yield. In this paper we present a Reconfigurable Built in Self Repair (Re-BISR) technique to repair the faults in embedded memories. We also employ Error Correction Codes (ECC) to repair single bit faults in memories. Both the above techniques combined allow us to repair the faults and thereby increasing the yield and reliability of an IC. Re-BISR can repair the faults of several memories in an IC and thus has lesser hardware overhead compared to a dedicated BISR scheme where each RAM has a dedicated BISR module. However, Re-BISR is considerably slower compared to dedicate BISR as RE-BISR operates serially on each memory. Future version of Re-BISR contains a programmable MBIST scheme to accommodate several March algorithms and also include virtual blocks for redundant memories to increase the repair rate. We implement the project using Xilinx ISE tool for simulation and synthesis and the code is written in Verilog HDL. Amgoth Srinivas | Dr. A. Balaji Nehru | Ms V. Sumathi"A Reconfigurable High Speed Dedicated BISR Scheme for Repair Intra Cell Faults in Memories." Published in International Journal of Trend in Scientific Research and Development (ijtsrd), ISSN: 2456-6470, Volume-2 | Issue-1 , December 2017, URL: http://www.ijtsrd.com/papers/ijtsrd7054.pdf http://www.ijtsrd.com/engineering/electronics-and-communication-engineering/7054/a-reconfigurable-high-speed-dedicated-bisr-scheme-for-repair-intra-cell-faults-in-memories/amgoth-srinivas

Last modified: 2018-07-31 18:02:03