Low-Error Vector compensation and correction of Dual Group Input Vector and Hardware-Efficiency Using Fixed-Width Multiplier
Journal: International Journal of Scientific Engineering and Research (IJSER) (Vol.1, No. 1)Publication Date: 2013-09-15
Authors : Rayala Mahesh; P. M. Francis; B. Prasad Kumar;
Page : 50-53
Keywords : Fixed-width multiplier; hardware-efficient; low-error;
Abstract
In this paper, we describe a new novel algorithm for design of low power an hardware efficient error compensation circuit by using the dual group minor input correction vector to lower input correction vector compensation error. The on chip soc applications increases the capacity of data transfer that can be utilizing the symmetric property of the minor input correction vector, and complex hardware of the error compensation circuit can be lowered. The error compensation circuit mainly from the ?outer? partial products, the hardware complexity only increases slightly as the multiplier input bits increase. By the utilization of LSB techniques In the proposed 16 X 16 bits fixed-width multiplier, the truncation error can be lowered by 87% as compared with the direct-truncated multiplier and the transistor count can be reduced by 47% as compared with the full-length multiplier. With the help of fixed-width multiplier performs not only with lower compensation error but also with lower hardware complexity, especially as multiplier input bits increase.
Other Latest Articles
- Efficient Fault Detection Majority Logic Correction with in Memory with Difference-Set Codes
- Motion Estimation and Error Detection and Correction with EDDR Techniques and Testing Applications
- Efficient Test Data Compression Techniques using Viterbi Architecture
- Applicability of Artificial Intelligence in Different Fields of Life
- Implementation of Restartable BIST Controller for Fault Detection in CLB of FPGA
Last modified: 2021-07-08 15:00:48