PERFORMANCE OPTIMIZATION OF LUT IN FPGA USING CNFET
Journal: International Journal of Engineering Sciences & Research Technology (IJESRT) (Vol.5, No. 8)Publication Date: 2016-08-30
Authors : Manasi R. Mali; S.D Pable; Prof R.S Khule;
Page : 761-767
Keywords : FPGA; CNFET; LUT;
Abstract
A Leakage power dissipation is becoming a concern in field - programmable gate arrays (FPGAs) due to sc aling in FPGA technology. Field programmable gate arrays (FPGAs) are the implementation platform of choice when it comes to design flexibility. However, the high power consumption of FPGAs (which arises due to their flexible structure), make them less appe aling for extreme low power applications hence it is important to investigate ways of reducing FPGA power consumption. This paper proposes an energy efficient dual - threshold CarbonNanotube Field Effect Transistor (CNFET) based architecture of 4 - input Look - up Table (LUT), a building block of Field programmable gate arrays. HSPICE simulation based on Berkeley Predictive Technology Model (BPTM) for 32nm channel length, in the CNFET based LUT delay is improved by 9 5% and is 98% more leakage power efficient than the LUT implemented in the bulk CMOS .
Other Latest Articles
- DESIGN AND ANALYSIS OF 3D PRINTING PEN
- A SURVEY ON DOCUMENT CLUSTERING APPROACH FOR COMPUTER FORENSIC ANALYSIS
- DISTURBANCES OF SYNAPTOGENESIS IN THE CEREBELLUM OF OFFSPRING OF FEMALE RATS WITH CHOLESTASIS AND THEIR CORRECTION WITH URSODEOXYCHOLIC ACID
- DESIGN AND ANALYSIS OF TOP CONICAL END CLOSURE NOZZLE JUNCTION AND PRESSURE VESSEL
- PRO-OXIDANT-ANTIOXIDANT CHANGES IN DIFFERENT PARTS OF SMALL INTESTINE IN COURSE OF EXPERIMENTAL SUBHEPATIC OBSTRUCTIVE JAUNDICE
Last modified: 2016-08-17 21:01:17